# BANDPASS FILTER

#### **Definition:**

Bandpass filter allows only a certain point of frequencies and it rejects the frequencies which are outside of this band. There are many ways in which we can design a band pass filter and one of the ways is to design this band pass filter using the series RLC circuit.



The bandpass filter passes signals with

frequencies which falls between the passband of both the highpass and lowpass filters. The frequency analyzer displays the response of the bandpass filter by adding the previous low pass and high pass frequencies. The low pass removes the higher frequency and high pass removes the lower frequency, only the mid range frequency is passed through it.

The frequency difference between the higher band cutoff and lower band cutoff frequency is known as the bandwidth and the geometric mean of these two cutoff frequencies is known as a centre frequency.



## Bandpass filter applications:

- 1. Used extensively in wireless communication (transmitter and receiver):
- 2. To limit the bandwidth in accordance with the allotment.
- 3. In devices where signal to noise ratio is important and to increase or decrease the sensitivity of a receiver.
- 4. Used in Sonar, Seismology, LASER, LIDAR and in medical applications.
- 5. In audio signal processing where only a particular range of frequency is required.

**Open Ended problem:** Explore the design of digital filters on Xilinx software. Design a bandpass filter of centre frequency 300 KHz and a pass bandwidth of 1 KHz. Due date for this assignment is 1st September 2020. If you can simulate the proposed model then it will give additional weight.

| Source code                                                           | Test Bench                                 |
|-----------------------------------------------------------------------|--------------------------------------------|
| `timescale 1 ns / 1 ns                                                | module testbench;                          |
|                                                                       | reg clk;                                   |
| module filter (clk, clk_en, reset, xin, xout );                       | reg clk_en;                                |
|                                                                       | reg reset;                                 |
| input clk;                                                            | reg [15:0] xin;                            |
| input clk_en;                                                         | wire [15:0] xout;                          |
| input reset;                                                          |                                            |
| input signed [15:0] xin;                                              | filter uut (                               |
| output signed [15:0] xout;                                            | .clk(clk),                                 |
|                                                                       | .clk_en(clk_en),                           |
| parameter signed [15:0] constant_scale = 45;                          | .reset(reset),                             |
| parameter signed [15:0] co_blsec = 16'b0000000000000011;              | .xin(xin),                                 |
| parameter signed [15:0] co_b2sec =                                    | .xout(xout)                                |
| 16'b000000000000000;                                                  | );                                         |
| parameter signed [15:0] co_b3sec =                                    | initial begin                              |
| 16'b0000000000000001;                                                 | clk = 0;                                   |
| parameter signed [15:0] co_a2sec =                                    | #0 clk_en = 1;                             |
| 16'b000000000000000000000000000000000000                              | reset = 1;                                 |
| parameter signed [15:0] co_a3sec =                                    | #10 reset = 0;                             |
| 16'b000000000000111;                                                  | xin = 0;                                   |
|                                                                       | forever #5 clk = ~clk;                     |
| wire signed [15:0] in_data_convert;                                   | xin = 271391; #10;                         |
| wire signed [15:0] scale1;                                            | xin = 524288; #10;                         |
| wire signed [31:0] multemp;                                           | xin = 741455; #10;                         |
|                                                                       | xin = 908093; #10;                         |
| wire signed [33:0] alsuml;                                            | xin = 1012846; #10;                        |
| wire signed [33:0] a2sum1;                                            | xin = 1048576; #10;                        |
| wire signed [33:0] blsuml;                                            | xin = 1012846; #10;                        |
| wire signed [33:0] b2sum1;                                            | xin = 908093; #10;                         |
| wire signed [15:0] num_data_conv;                                     | xin = 741455; #10;                         |
| wire signed [15:0] den_data_conv;                                     | xin = 524288; #10;                         |
| reg signed [15:0] num_delay_sec [0:1];                                | xin = 271391; #10;                         |
| reg signed [15:0] den_delay_sec [0:1] ;<br>wire signed [31:0] a2mul1; | xin = 0; #10;<br>xin = 271301: #10:        |
| wire signed [31:0] a2muli;<br>wire signed [31:0] a3muli;              | xin = -271391; #10;<br>xin = -524288; #10; |
| wire signed [31:0] asmuli; wire signed [31:0] b1mul1;                 | xin = -741455; #10;                        |
| wire signed [31:0] b3mul1;                                            | xin = -908093; #10;                        |
| wire signed [16:0] single_neg_temp;                                   | xin = -1012846; #10;                       |
| The digited [10.0] single_neg_temp,                                   | 7.111 - 10120 10, 1110,                    |

```
wire signed [33:0] b1_mul_conv1;
wire signed [33:0] addcast;
wire signed [33:0] addcast];
wire signed [34:0] addtemp;
wire signed [33:0] subcast;
wire signed [33:0] subcast1;
wire signed [34:0] subtemp;
wire signed [33:0] subcast2;
wire signed [33:0] subcast3;
wire signed [34:0] subtemp1;
wire signed [15:0] out_data_conv;
assign in_data_convert = xin;
assign multemp = in_data_convert *
constant_scale;
assign scale1 = (multemp[29:13] + 1) >>>1;
assign num_data_conv = scale1;
assign den_data_conv = (alsum1[29:13] + 1)>>>1;
always @( posedge clk or posedge reset)
begin: num_delay_process_sec
if (reset == 1'b1) begin
num_delay_sec[0] <= 0;
num_delay_sec[1] <= 0;</pre>
end
else begin
if (clk_en == 1'b1) begin
num_delay_sec[0] <= num_data_conv:</pre>
num_delay_sec[0];
end
end
end
always @( posedge clk or posedge reset)
begin: den_delay_process_sec
if (reset == 1'b1) begin
den_delay_sec[0] <= 0;</pre>
den_delay_sec[1] <= 0;</pre>
end
else begin
if (clk_en == 1'b1) begin
den_delay_sec[0] <= den_data_conv;</pre>
den_delay_sec[]] <= den_delay_sec[0];</pre>
end
end
end
assign a2mul1 = den_delay_sec[0] * co_a2sec;
```

```
xin = -1048576: #10:
  xin = -1012846; #10;
  xin = -908093: #10:
  xin = -741455; #10;
  xin = -524288: #10:
  xin = -271391; #10;
  xin = 0; #10;
  xin = 271391: #10:
  xin = 524288; #10;
  xin = 741455; #10;
  xin = 908093; #10;
  xin = 1012846; #10;
  xin = 1048576; #10;
  xin = 1012846: #10:
  xin = 908093; #10;
  xin = 741455: #10:
  end
endmodule
```

```
assign a3mul1 = den_delay_sec[1] * co_a3sec;
assign b1mul1 = $signed({num_data_conv[15:0],
14'b00000000000000);
assign single_neg_temp =
(num_delay_sec[1]==16'b0000000000000000)?
$signed({1'b0, num_delay_sec[1]}):
-num_delay_sec[1];
assign b3mul1 = $signed({single_neg_temp[16:0],
14'b0});
assign bl_mul_convl = $signed({{2{blmull[31]}}},
b1mul1});
assign blsum1 = bl_mul_convl;
assign addcast = blsuml;
assign addcast1 = $signed({{2{b3mul1[31]}}},
b3mul1});
assign addtemp = addcast + addcast];
assign b2sum1 = addtemp[33:0];
assign subcast = b2sum1;
assign subcast1 = $signed({{2{a2mul1[31]}}},
a2mul1});
assign subtemp = subcast - subcast1;
assign a2sum1 = subtemp[33:0];
assign subcast2 = a2sum1;
assign subcast3 = $signed({{2{a3mul1[31]}}},
a3mul1}):
assign subtemp1 = subcast2 - subcast3;
assign alsum1 = subtemp1[33:0];
assign out_data_conv = ({{4{den_data_conv[15]}}},
den_data_conv[15:3]} + 1)>>>1;
assign xout = out_data_conv;
endmodule
```

## RTL DIAGRAM:







#### **SIMULATION:**



**Note:** I wasn't able to generate the timing diagram with the manual testbench code. The testbench code generated from the Matlab dfa tool was over 2000 lines and I couldn't understand the working of the code, so didn't include the testbench code and timing diagram generated from it.

